# StrongARM\*\* SA-110 Power Dissipation and Thermal Characteristics **Application Note** October 1998 Order Number: 278192-001 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The SA-110 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 1998 - \*Third-party brands and names are the property of their respective owners. - \*\*ARM and StrongARM are trademarks of Advanced RISC Machines, Ltd. | 1.0 | Introdu | ction | . 1 | |---------|--------------------------|------------------------------------------------------------------------------------|----------------| | 2.0 | Power I | Budget Philosophy | . 1 | | 3.0 | Power | Supply Sizing | . 2 | | 4.0 | Therma | Il Limits on Power Consumption | .3 | | | 4.1<br>4.2<br>4.3 | Maximum Power for Thermal Calculations Thermal Characteristics Ambient Temperature | .3 | | 5.0 | Internal | Power Estimates | . 4 | | | 5.1<br>5.2<br>5.3<br>5.4 | I/O Power | .5<br>.6<br>.6 | | Figures | | | | | | No figur | res used | | | Tables | | | | | | 1 2 | SA-110 Absolute Maximum Power | | | | | | | ### 1.0 Introduction This application note provides information related to the power dissipation of the Intel StrongARM\*\* SA-110 device. It includes information about: - Power supply sizing - Ambient temperature limits - Power running the loop in Dhrystone 2.1 - Power for typical applications The power equation depends on characteristics of the system in which the SA-110 resides. While we have attempted to use reasonable values for system-dependent parameters in our power calculations, system designers should repeat these calculations using values appropriate to their particular system. # 2.0 Power Budget Philosophy Before presenting the expressions for power consumption, it is useful to discuss power budget philosophy. To design a low-power, low-cost, high-performance microprocessor, we made several trade-offs that might limit the options available to system designers. First, to run the internal circuitry at 160 MHz, we dedicated most of the power to the core logic. I/O power is kept low by limiting the cap on the pins and by including large caches to minimize pin activity. While the actual partition of power between the internal and external supplies varies, it is not uncommon to have 90% of the power consumed by the core of the SA-110 for programs that exhibit reasonable cache performance. Next, to minimize size and cost, we packaged the SA-110 in a thin quad flat pack (TQFP) package. This package has a high thermal resistance (theta JA) that limits the power dissipation permitted, even in systems not running from batteries. Finally, in keeping with the low-power orientation, it is assumed that the pins are driving capacitive loads. If pins are required to source or sink DC current, the system designers must consider the thermal and power supply implications in addition to the absolute maximum limit of 2 mA/pin. # 3.0 Power Supply Sizing The goal here is to specify the absolute maximum amount of power your system should operate at under any conditions. To accomplish this, use the following equations: ``` Max Iddi (mA) = 1.43 * max Vddi(V) * CPU freq(MHz) Max Iddx (mA) = [7.0e-3 * max Vddx(V) * bus freq(MHz) * pin load(pF)] + [74 * max DC pin current(mA)] ``` The variables used in these equations are as follows: - Iddi: the internal current - Max Vddi: the maximum value of the internal power supply voltage in volts - CPU freq: the internal operating frequency (that is, the PLL frequency) in MHz - Iddx: the external current - Max Vddx: the maximum value of the external power supply voltage in volts - Bus freq: the bus frequency (MCLK) in MHz - Pin load: the capacitance in pF on the pins driven by the SA-110 - Max DC pin current: the maximum current, mA, per output that the SA-110 is required to sink or source The AC nature of the power consumption makes it data-dependent, thus, difficult to estimate. Table 1 contains margin beyond what is observed in Dhrystone 2.1. #### Table 1. SA-110 Absolute Maximum Power | Max Vddi<br>(V) | CPU Freq<br>(MHz) | Max Vddx<br>(V) | Bus Freq<br>(MHz) | Pin Load<br>per Pin<br>(pF) | DC<br>Current<br>per Pin<br>(mA) | lddi (mA) | lddx (mA) | |-----------------|-------------------|-----------------|-------------------|-----------------------------|----------------------------------|-----------|-----------| | 1.8 | 99.4 | 3.6 | 33 | 20 | 0 | 256 | 17 | | 1.8 | 161.9 | 3.6 | 33 | 20 | 0 | 417 | 17 | | 2.2 | 202.4 | 3.6 | 33 | 20 | 0 | 637 | 17 | | 2.2 | 202.4 | 3.6 | 66 | 20 | 0 | 637 | 33 | | 2.1 | 236.2 | 3.6 | 66 | 20 | 0 | 709 | 33 | | 2.2 | 202.4 | 3.6 | 66 | 50 | 0 | 637 | 83 | | 2.2 | 202.4 | 3.6 | 66 | 20 | 2 | 637 | 181 | # 4.0 Thermal Limits on Power Consumption The SA-110 is designed to operate at a maximum junction temperature of 100 degrees Celsius (100°C). Because the SA-110 may be used at several power supply voltages and operating frequencies, it is necessary to consider the following: - Power dissipation of the device - Thermal characteristics of the package - System environment to translate this junction temperature to an ambient temperature specification In typical applications, the maximum ambient temperature is limited to 70°C. In certain applications, it may be necessary to restrict the ambient temperature to a value lower than 70°C to ensure that the junction temperature does not rise above 100°C. However, the SA-110 should never be operated at an ambient temperature greater than 70°C, even if the expressions below indicate that the junction temperature would stay below 100°C. The procedure to determine the maximum ambient temperature is as follows: - 1. Determine the maximum power dissipation for the SA-110 for the power supply voltage and operating frequency of interest using the equation given in Section 4.1. - 2. Determine the junction to ambient thermal resistance (theta JA) that corresponds most closely to your system (see Section 4.2). - 3. Calculate the maximum ambient temperature for which the junction temperature is below 100°C. The maximum ambient temperature is the minimum of this value and 70°C (see Section 4.3). ## 4.1 Maximum Power for Thermal Calculations The maximum power of the SA-110 for use in thermal calculations is as follows: ``` Power(mW) = [0.87 * \{max \ Vddi(V)\}2 * \{CPU \ freq(MHz)\}] + [5.84e-3 * \{max \ Vddx(V)\}2 * \{bus \ freq(MHz)\} * \{pin \ load(pF)\}] + [14.8 * max \ DC \ pin \ current(mA) * max \ Vddx(v)] ``` #### 4.2 Thermal Characteristics The device is packaged in a 144-pin TQFP plastic package. Thermal performance of the device has been characterized in several different environmental conditions. The device's thermal performance depends on the board construction, board design, and surrounding environmental condition. Theta JA (junction to ambient) thermal resistance of this device in a highly integrated system requiring four to six copper layer board construction is in a range of 30°C/watt to 40°C/watt. The thermal resistance in a close proximity condition (where air movement is constrained) is about 40°C/watt and in an open environment (where air circulates freely) is about 30°C/watt. # 4.3 Ambient Temperature The maximum ambient temperature is: Max Ta = Minimum of [70°C, Calculated Max Ta] where: Calculated Max Ta = $100^{\circ}$ C - [Power(mW) \* 0.001 \* theta JA(°C/W)] The maximum ambient temperature for several interesting cases is shown in Table 2. For most of the cases shown, an ambient temperature of 70°C is acceptable for an open environment. For some of the higher speed cases, the ambient temperature would have to be reduced below 70°C if the SA-110 is operated in close proximity conditions such as a personal digital assistant (PDA). Caution: Higher CPU speeds, bus speeds, and pin loads increase the power, and some combination of these factors might require ambient temperatures below 70°C, even for the open environment case. Also, the actual maximum ambient temperature is the minimum of 70°C and the calculated maximum ambient temperature. The SA-110 should never be operated at an ambient temperature higher than 70°C. Table 2. Calculated Max Ta for Theta JA | Max Vddi | CPU<br>Freq | Max<br>Vddx (V) | ner Pin | | | I Max Ta in<br>neta JA = | | | |----------|-------------|-----------------|---------|------|------|--------------------------|--------|--------| | (V) | (MHz) | vuux (v) | (WITIZ) | (pF) | (mA) | (mW) | 40°C/W | 30°C/W | | 1.8 | 99.4 | 3.6 | 33 | 20 | 0 | 330 | 87 | 90 | | 1.8 | 161.9 | 3.6 | 33 | 20 | 0 | 510 | 80 | 85 | | 2.2 | 202.4 | 3.6 | 33 | 20 | 0 | 900 | 64 | 73 | | 2.2 | 202.4 | 3.6 | 66 | 20 | 0 | 950 | 62 | 71 | | 2.1 | 236.2 | 3.6 | 66 | 20 | 0 | 1010 | 60 | 70 | | 2.2 | 202.4 | 3.6 | 66 | 50 | 0 | 1100 | 56 | 67 | | 2.2 | 202.4 | 3.6 | 66 | 20 | 2 | 1060 | 58 | 68 | # 5.0 Internal Power Estimates The basis of the estimates for internal power in the SA-110 is power measurements of the SA-110 executing the internal loop of Dhrystone 2.1. This program fits entirely in the onchip caches so that after the first pass through the loop, pin activity is limited to two writes on each pass through the loop. Because cache misses cause the internal CPU clocks to operate at the lower bus frequency during the fill, cache misses reduce the SA-110 power in most cases. Therefore, the power running Dhrystone 2.1 is higher than is seen in typical applications. However, because the power on CMOS components is pattern-dependent, specification of the SA-110 power running Dhrystone 2.1 provides a well-defined point for reference. Additionally, it can be scaled in a simple manner to provide estimates for typical applications. The scaling procedure is discussed in Section 5.2. Because the DC current on the SA-110 is low and I/O activity is limited in Dhrystone 2.1, the Dhrystone power depends only on Vddi and the CPU frequency: Dhrystone 2.1 power = 404 mW \* (Vddi(v)/1.65)2 \* (CPU freq(MHz)/161.9) At low frequencies, the low internal DC power of the SA-110 may become significant. This effect is described in Section 5.3. #### **5.1 I/O Power** You can estimate bus power based on assumptions about capacitance and switching activity. In general, the dominant capacitance being switched is the capacitance of the pin node itself (including trace and loads). For I/O pins, the SA-110 contributes 12 pF to this cap. For particularly lightly loaded pins, the capacitance of the pin pre-driver may be of interest because it switches whenever the pin switches. This cap is 2.2 pF for the MCLK and nMCLK pins and 1.1 pF for all other outputs and I/O pins. It is difficult, if not impossible, to provide an estimate of bus switching characteristics that is valid in all cases. A common case that has been used in calculating typical component power for the SA-110 is described next. Designers concerned about pin power in different cases are encouraged to use the expected switching characteristics of their design to calculate a value for pin power that is more appropriate to their application. #### 5.1.1 Cache Hit Rates First, consider a program running on the SA-110 with an Icache hit rate of Hit\_I and a Dcache hit rate of Hit\_D. Twenty percent (20%) of the instructions are loads and 10% are stores, and the misses in the Dcache are divided between load and store misses in the ratio of 2 to 1. The Dcache is fully loaded and half of the Dcache load misses are to blocks that are marked dirty so that half of the Dcache misses require a castout of a full block (8 words) before the fill can occur. The pin activity is assumed to be dominated by operations required to service these misses so that the bus accesses are all burst reads and writes of eight words each. Consider the average activity on the bus over a period of time, which includes 100 non-fill CPU cycles. During this period, the SA-110 will do Nbw eight word burst writes, where Nbw is: Nbw = $$100 * [0.2 * (1-Hit D)]$$ Additionally, in the same 100 non-fill CPU cycles, the SA-110 will do Nbr eight word burst reads, where Nbr is: ``` Nbr = 100 * \{[0.2 * (1-Hit_D)] + (1-Hit_I)\} ``` #### 5.1.2 Number of Pin Transitions Next, we need to make an assumption about the number of pin transitions associated with each burst read and write. Because address and data pins dominate the pin count, we only count these. The SA-110 drives the address pins on reads and writes. For the first cycle of the burst, assume that half of the 32 address pins transition. For subsequent bus cycles, only the lowest 3 bits change and 11 pin transitions are required to step through the required addresses. This results in a total of 27 address pin transitions for an eight word burst read or write. During writes, the SA-110 drives the data pins. Assuming half the data pins transition during each bus cycle of the access, 128 data pin transitions take place during each eight word burst write. #### 5.1.3 Memory Access Time The final bit of information required to calculate the average pin power is the memory access time required for an eight word burst read or write. This can be expressed as a number of effective MCLK cycles so that it can be related to the bus speed. An effective MCLK cycle count should correspond to time, so that if the system uses nWAIT or stretches MCLK to provide additional time for a memory access, the number of effective MCLK cycles continues to increment. The number of MCLK cycles required for a burst read or write, Nburst, will depend on the design of the memory controller, the speed of the memory, and the MCLK frequency. The time period over which this activity occurs is: Time interval (S) = $1e-6 * \{[100/CPU \text{ freq (MHz)}] + [Nburst * (Nbr + Nbw)/Bus \text{ freq (MHz)}]\}$ ``` The number of transitions is: ``` f(Hz) = 1/(Time interval in S) ``` (Nbr * 27) + (Nbw * (128 + 27)) The pin power is: C * V2 * f where: C (F) = Total cap switched through a full cycle in this period = 0.5 * [(Nbr * 27) + (Nbw * 155)] * C (F) on pins V (v) = External Vdd (Vddx) = 3.3 V nominal ``` The calculations just presented are for the data and address lines only. Given the number of approximations that were made to generate these estimates, neglecting control signals is probably acceptable. However, if the system in question drives MCLK (and possibly nMCLK) from the SA-110, power associated with these pins should be included in the I/O power estimate. Because in normal mode these signals always toggle, the procedure for estimating MCLK and nMCLK power is straightforward. = 1e-6/{[100/CPU freq (MHz)] + [Nburst \* (Nbr + Nbw)/Bus freq (MHz)]} # 5.2 Typical Power Calculations The power dissipated in the Dhrystone 2.1 loop is significantly higher than the power observed in most real applications. This is primarily because misses in the caches cause the internal CPU clock to switch to the bus clock during fills. Given the calculations described in the previous section, it is possible to estimate an internal power that is closer to typical by including the effect of fills on the period over which the Dhrystone power is dissipated. Note: The I/O power just calculated must be added to the following internal power calculated to obtain the total power consumption. The typical internal power for a given hit rate and bus cycle time may be estimated by making the Dhrystone 2.1 power with no misses, scaling it up to account for the additional component cycles associated with servicing the misses, and scaling the power down based on the time that it would take to execute this code with misses and the associated cache fills. Typical Internal Power = ``` \frac{\text{Dhrystone 2.1 power} * \{[100 + (8 * (Nbr + Nbw))]/100\} * [100/CPU \text{ freq } (MHz)]}{\{[100/CPU \text{ freq } / (MHz)] + [Nburst * (Nbr + Nbw)/Bus \text{ freq } (MHz)]\}} ``` # 5.3 DC Power Components For applications that run at a low frequency, the AC operating power may be low enough that the two DC components of the SA-110 power become significant. These DC components are due to bias networks in the pad drivers and the leakage current of the transistors. For the AA and BA parts, which are likely to be used in these low-power situations, the Idle power, which contains these two elements, is guaranteed to be no more than 20 mW. The power due to these DC sources is included in the power estimates previously described, but it is insignificant compared to the AC power unless the frequency is very low. This DC power should be considered if the calculations above result in a power comparable to 20 mW. #### 5.4 DC Pin Current These estimates do not include an allowance for power associated with sinking or sourcing DC current from the output drivers. There is also an assumption that inputs to the SA-110 are driven to the external power rails so that no appreciable power in the input receivers exists. # Support, Products, and Documentation If you need technical support, a *Product Catalog*, or help deciding which documentation best meets your needs, visit the Intel World Wide Web Internet site: #### http://www.intel.com Copies of documents that have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling **1-800-332-2717** or by visiting Intel's website for developers at: #### http://developer.intel.com You can also contact the Intel Massachusetts Information Line or the Intel Massachusetts Customer Technology Center. Please use the following information lines for support: | For documentation and general information: | | |--------------------------------------------|-------------------| | Intel Massachusetts Information Line | | | United States: | 1-800-332-2717 | | Outside United States: | 1–303-675-2148 | | Electronic mail address: | techdoc@intel.com | | For technical support: | | |------------------------------------------------|-------------------| | Intel Massachusetts Customer Technology Center | | | Phone (U.S. and international): | 1–978–568–7474 | | Fax: | 1–978–568–6698 | | Electronic mail address: | techsup@intel.com |